MURI progress report - NCSU task - May 2007- May 2008 Gerry Lucovsky, NC State University Ge MOS devices: alternative to Si CMOS

Research Assistants: Joseph P Long (GANN), Hyungtak Seo, Sanghyun Lee (graduated-Dec. 2007) Post Doctoral Fellows: Kwun-Bum Chung (NCSU), Relja Vasic (ARO) Faculty Collaborators: SXPS-NSLS/BNL Marc Ulrich (ARO,NCSU), Theory Jerry Whitten (NCSU)

#### research challenge

negative charge/electron trapping >5×10<sup>12</sup> cm<sup>-2</sup> Ge interfaces? nMOSCAPs and nMOSFETs for negative bias

approach: spectroscopic studies band gaps GeO<sub>2</sub>, Ge<sub>3</sub>N<sub>4</sub> and valence band offsets wrt Ge

#### explanation

band alignment "mismatch" between native Ge interfacial dielectrics and high-k dielectrics

solution

eliminate native Ge interfacial layers - it works!!

#### native Ge interfacial dielectrics

~mid 10<sup>12</sup>-10<sup>13</sup> cm<sup>-2</sup> - n-Ge MOSCAP, n-Ge MOSFETs;

i) Univ. Tokyo<sup>1</sup> and Stanford ECE<sup>2</sup> - GeOx, GeON, GeN, ITRs

<sup>1</sup>S. Takagi, et al., Microelec. Eng. 84, 2314 (2007).

<sup>2</sup>T. Krishnamohan, et al., Microelec. Eng. 84, 2063 (2007).

pMOSCAPs, and p-MOSFETs -- mid 10<sup>11</sup> cm<sup>-2</sup>

electron trapping in n-Ge-GeOx-SiO<sub>2</sub>

<sup>3</sup>R.S. Johnson, H. Niimi and G. Lucovsky, J. Vac. Sci. Technol. A,18, 1230 (2000).



#### two issues

band-gaps of GeO2 and Ge3N4? spectroscopic ellipsometry -- the hard way near edge X-ray absorption spectroscopy (NEXAS) -- the fast and easy way!!

conduction and valence band offset energies wrt Ge? internal photo-emission -- the hard way soft X-ray photoelectron spectroscopy (SXPS) -- the fast and easy way!!

#### band gaps of GeO<sub>2</sub>, Ge<sub>3</sub>N<sub>4</sub>,

plasma oxidation /nitridation Ge  $\rightarrow$  GeO<sub>2</sub>/Ge<sub>3</sub>N<sub>4</sub> Si  $\rightarrow$  SiO<sub>2</sub>/Si<sub>3</sub>N<sub>4</sub> on Si: compare O K<sub>1</sub> and N K<sub>1</sub> edges optical gaps of SiO<sub>2</sub>/Si<sub>3</sub>N<sub>4</sub> → opt. gaps of GeO<sub>2</sub>/Ge<sub>3</sub>N<sub>4</sub>

Ge gaps - red shifted wrt to Si gaps



 $SiO_2 = 8.9 eV \rightarrow GeO_2 = 5.5 \pm 0.15 eV$   $Si_3N_4 = 5.3 eV \rightarrow Ge_3N_4 = 4.4 \pm 0.15 eV$ 

#### conduction band offset energies (CBOEs)

form valence band offset energies (VBOEs) soft-x-ray photoemission (SXPS): at SSRL<sup>4</sup> and Spring 8<sup>5</sup> <sup>4</sup>Y.Z. Hu, et al., Appl. Phys. Lett. 61, 1098 (1992). <sup>5</sup>T. Maeda et al., J. Appl. Phys. 100, 014101 (2006).



# both CBOEs ~1.5±0.15 eV < CBOEs between Ge and HfO2

## quantitative differences between CBOEs Ge/GeO2/HfO2 and Si/SiON/HfO2 CBOE(SiON-Si) > CBOE(HfO2-Si) CBOE(GeO2-Ge) < CBOE(HfO2-Ge)



important consequences for interfacial trapping when Ge substrate is negatively biased - nMOSCAPs or pMOSFETs source of negative charge trapping, etc.. potential well f-negative substrate bias releases electrons for F-N tunneling at sufficiently high bias 2 step process increases F-NT wrt to 1 step

## Ge wet-chemical cleaning different - what works for Si fails require low acidity for Ge -- not HF, H<sub>2</sub>O<sub>2</sub>

#### study by visible SE



T. Mori, D. E. Aspnes, Thin solid films 455 (2004) 33. Br-methanol "pad" or dilute H2O2 and NH4OH

solution to band edge interface alignment issue no native Ge dielectric ITRs prevent oxidation of Ge surface during deposition wet cleaning - remove native oxide - (dilute H<sub>2</sub>O<sub>2</sub>+NH<sub>4</sub>OH) oxide grows in air - 7 min: >1.2 nm Ge(111); >1.7 nm Ge(100) passivation - remote plasma assisted nitridation ii) direct deposition of dielectrics on Ge and elimination of native Ge ITR from N-passivation remote plasma-enhanced chemical vapor deposition (RPECVD) followed by post-deposition annealing decomposition of Ge-N bonds -- 450°C elimination of residual GeO<sub>x</sub> sublimation of gaseous GeO -- 710°C off-line verification for N resonant O K1 and N K1 edges - NEXAS

i)



complete removal of Ge-N: except N 1s to N2p  $\pi^*$ 

## loss of interfacial N as function of annealing temperature, T high Si<sub>3</sub>N<sub>4</sub> content Hf Si oxynitride alloys on Ge(100)



N K1 edge spectra as function of T

spectral peak absorption
function of 1/T(degrees K)

## SXPS - UPS - valence band edge defects in HfO2 annealing to 800°C - removal Ge-N at interface i) increase in grain size; ii) incorporation of Ge-O bonds each contributes to increase in band edge defects



## Ge-N passivation works equally well for HfO<sub>2</sub> and HfSiON depositions - Hf 4f, 5p's - but, no Ge 3d



prevents Ge from being transported into HfO<sub>2</sub> and HfSiON thin films during film deposition by RPECVD

however, both are *impregnated* with Ge after 800°C anneal

**left: Gaussian fit - intrinsic Hf contributions to OK1 spectrum** band edge π-states Hf 5d eg, and higher-lying σ-states Hf 5d t2g, and Hf 6s and 6 p (7 MO states -- 5d<sup>3</sup>6s6p<sup>3</sup>)



right: Gaussian fit - band edge defects in OK1 spectrum O-atom divacancies clustered at grain boundaries with a contribution of G-O trapped in film during deposition/annealing

## same defect level spacing in NEXAS O K<sub>1</sub> edge and ε<sub>2</sub> 2nd derivative - vis-VUV spectroscopic ellipsometry



also same energy level difference with respect to lowest Jahn-Teller eg(1) state above band edge



5 nm HfO<sub>2</sub>

800

900

Ge(100)

700

7 σ-bonds - 6s5d<sup>3</sup> + 6p<sup>3</sup>



next SSRL run - 6-10 June will fill in anneal temps between 600 & 750°C

500

processing temperature (°C)

400

600

d<sub>0.006</sub>

0.005

g 0.004

t 0.003

0.002

200

300

е

а

е

n



for HfO<sub>2</sub> - higher tunneling current Ge(111) correlates with larger increases in defect density after annealing significantly lower tunneling current non-crystalline homogeneous 40% Si<sub>3</sub>N<sub>4</sub> Hf Si oxynitride alloy

#### **HfSiON works as ITR**

defect reductions: 4x & 6.3x wrt HfO2

anneal temperature study, 600-750°C June:SSRL-NEXAS/NSLS-SXPS (XPS)



## germane line operative **GeN passivation on Si** being evaluated processing options for future device studies correlated with advanced spectroscopies dielectrics i) HfO2 ~ 2 nm ii) HfO2-HfSiON stack ~1.5 nm/1 nm substrates i) Ge(111),(100),(110) ii) pseudo-morphic Ge on Si(100),(111) additional dielectric options phase separated Hf silicates with SiO<sub>2</sub> = or > percolation limit of 16% (or 84% HfO<sub>2</sub>)

#### where we might consider going in 2011

## 'Functional Diversification' a novel approach for integration of non-CMOS devices into traditional CMOS platforms

SRC is going this route with ARO



Fig. 1. J-V Characteristic of Ni-doped and undoped BST MIM cells at room temperature. Traces are included for both positive and negative gate bias in a spectral range from -20 V to +20 V.

Fig. 2. Epsilon 2 ( $\epsilon_2$ ) extracted from SE measurements of undoped and Ni-doped BST. The solid circle points are asdeposited films (~30C), and the open circles films annealed in Ar at 800°C

defect control functionality -- SrTiO3:Nb(1%) - being prepared: superconductivity transition easily explained by divacancy defect model and occupancy changes with ad-atom valence

#### summary plans for next two years

focus on (a) HfO2: and (b) HfO2-Hf SiON on Ge(100)/(111)/(110)\* morphology vs thickness/annealing temperature and elimination of ITRs for Si -- e.g., HfSiON/Ge(3 atomic layers)/Si - being done as I speak!!

emphasis on 600°C to 750°C anneals

i) High resolution TEM Gerd Duscher, NCSU

ii) spectroscopic studies: SXPS/UPS at BNL/NSLS (Marc Ulrich, ARO); NEXAS at SSRL/Stanford (G Lucovsky, students, Post Docs; vis-VUV spectroscopic ellipsometry (GL Students and Dave Aspnes)

iii) test device measurements: I-V, C-V (NCSU,Vanderbilt) radiation stress testing (Vanderbilt)

symmetry in I-V - effectiveness of GeOx removal by annealing

iv) MEIS - new Post Doc Leonardo Miotti - collaboration with Isreal Baumvol and Christiano Krug -- Porto-Allegre, Brazil

\*if substrates are *donated by* AMD/Sematech

additional supporting foils

## real-time SE measurements for Ge(111) and Ge(100) substrate surface - issue for processing Ge

#### self-limiting GeO2 growth after optimized Ge surface cleans



## schematic representation of "mosaic" in-plane epi-growth and columnar morphology - HfO<sub>2</sub>/Ge(111) substrate

O-vacancies/transported Ge pinned on grain boundaries



values of £2 in defect regime ~50x more for HfO2:Ge(111) columnar aligned than for bulk nano-grains "inside" HfO2 films in HfO2/SiON/Si stacks oxygen vacancies cluster at grain boundaries between columns HfO<sub>2</sub> nano-grains are mis-aligned Ge has a 3-fold axis HfO<sub>2</sub> (Hf 7-fold coordinated) no symmetry element that matches Ge (111) interfacial misalignment for random surface nucleation of HfO<sub>2</sub> on Ge during 800°C anneal

in plane mosaic alignment between HfO<sub>2</sub> and Ge(111)/(100) symmetry of 7 σ-bonds (6s5d3 + 6p3) in unit cell relative to symmetry elements of Ge surface



strong driving force for columnar structure weaker driving forces for columnar structure

#### spectroscopic studies explain J-V



e.g., higher tunneling current for Ge(111) correlates with larger increases in defect density after annealing and a more columnar structure based on symmetry effects

## quantitative differences between CBOEs Ge/GeO2/HfO2 and Si/SiON/HfO2 CBOE(SiON-Si) > CBOE(HfO2-Si) CBOE(GeO2-Ge) < CBOE(HfO2-Ge)



important consequences for interfacial trapping when Ge substrate is negatively biased - nMOSCAPs or pMOSFETs

## negative substrate bias

#### n-MOSCAPs, and p-MOSFETs



source of negative charge trapping, etc.. potential well formed under negative substrate bias releases electrons for F-N tunneling at sufficiently high bias 2 step process increases F-NT wrt to 1 step