# **Radiation Effects on FinFET ZRAMs**

E. X. Zhang<sup>1</sup>, F. El Mamouni<sup>1</sup>, D. M. Fleetwood<sup>1</sup>, R. D. Schrimpf<sup>1</sup>, M. E. Alles<sup>1</sup>, W. Xiong<sup>2</sup>, and S. Cristoloveanu<sup>3</sup>

> <sup>1</sup>Vanderbilt University, Nashville, TN 37235 <sup>2</sup>Texas Instruments, Inc., Dallas, TX 75808 <sup>3</sup>IMEP, Grenoble, France

This work was supported in part by the Air Force Office of Scientific Research through a MURI program.



# Outline

- •ZRAM operation
- Experimental conditions
- •TID effects and scaling trends
  - Back-gate pulse programming
  - GIDL programming
- Conclusions



# Background

- > Zero capacitor DRAM, a real 1T DRAM cell.
- Floating body effects provide the basis for ZRAM operation.
- > High speed, low power, and potentially high scalability.



**MURI 2010** 

# **ZRAM Operation**



- Method 1: Back-gate pulse stores charge in body; then front gate pulse releases charge from body.
- Method 2: Front-gate pulse combined with drain pulse stores charge in the body by GIDL (gate induced drain leakage), then drain pulse sweeps the charge out of body by forward biasing the body/drain junction.

Programming of ZRAM cell

Time (s)



# **Experimental Details**

#### Devices

- n-MOS and p-MOS FinFETs on UNIBOND<sup>®</sup> SOI.
- Fin width ranges from 50 to 2410 nm.
- Channel length ranges from 80 nm to 20 μm.
- The front-gate dielectric is  $2 \text{ nm SiO}_2$ .

### **ZRAM** Tests

- $I_D/I_S$  current vs. time with  $V_G/V_{BG}$  and  $V_D$  pulses.
- Programmed via back gate pulse or GIDL.

### **Irradiation Test Conditions:**

ON-state:  $V_G = 0.5 \text{ V}$ ,  $V_D = V_S = V_{sub} = 0 \text{ V}$  (NMOS); OFF-state:  $V_G = V_S = V_{sub} = 0 \text{ V}$ ,  $V_D = -0.5 \text{ V}$  (PMOS); Total dose: 0 ~ 1000 krad(SiO<sub>2</sub>) with 10-keV X-ray

### VANDERBILT VUNIVERSITY

### Transient Effects on ZRAM Cell Back-Gate Pulse Programming



Fin width dependence of  $\Delta I_D$  back-gate pulse

ZRAM/pMOS has larger memory window than nMOS with same fin width, for these devices and programming conditions.

- For other technologies, relative nMOS/pMOS responses may be different.
- Memory window of ZRAM cell decreases with decreasing fin width.
  - Side gate E-field limits charge storage for narrow fin devices.
  - > Negative scaling trend.

## Total Dose Effects on ZRAM Programmed by Back-Gate Pulse



## **GIDL Programming of FinFETs**



> Memory window is larger for GIDL than for back-gate pulse.

> Charge storage occurs primarily near the drain.

## **Gate Length Dependence**



## **Memory Window vs. Fin Width**



decreasing fin width.

## **Retention vs. Pulse Width**

Retention defined here as time to 50% loss of excess current



# Radiation Effects on ZRAMs Programmed by GIDL



# Comparison of GIDL and Back-Gate Programming: TID Effects



VANDERBILT **V**UNIVERSITY

For this technology,
ZRAM programmed by
GIDL is more tolerant to
total-dose irradiation than
ZRAM programmed by
back-gate pulse.



# Conclusions

- ✓ ZRAMs programmed by GIDL are more tolerant to total-dose irradiation than ZRAMs programmed by back-gate pulse.
- Charge trapping in BOX during the write pulse can enhance ZRAM memory window size and retention.
- Memory window scaling and total dose response are very promising for ZRAMs programmed by GIDL.



**MURI 2010** 

